# *An Ultra-Low-Power temperature compensated voltage reference generator*

# **Giuseppe De Vita**

Dipartimento di Ingegneria dell'Informazione: Elettronica, Informatica, Telecomunicazioni, Università di Pisa

## **Giuseppe Iannaccone**

Dipartimento di Ingegneria dell'Informazione: Elettronica, Informatica, Telecomunicazioni, Università di Pisa

G. De Vita, G. Iannaccone, An *Ultra-Low-Power temperature compensated voltage reference generator*, Microelectronics Journal, **37**, 10, pp.1072-1079 (2006).

# An Ultra-Low-Power, Temperature Compensated Voltage Reference Generator

Giuseppe De Vita, Giuseppe Iannaccone

Dipartimento di Ingegneria dell'Informazione: Elettronica, Informatica, Telecomunicazioni Università degli Studi di Pisa, Via Caruso, I-56122 Pisa, Italy

Abstract—A CMOS voltage reference, based on the difference between the gate-source voltages of two NMOS transistors, has been realized with AMS 0.35  $\mu$ m CMOS technology (V<sub>thn</sub>=0.45 V and V<sub>thn</sub>=0.75 V at 0 °C). The minimum and maximum supply voltages are 1.5 V and 4.3 V, respectively. The supply current at the maximum supply voltage and at 80 °C is 2.4  $\mu$ A. A temperature coefficient of 25 ppm/°C and a line sensitivity of 1.6 mV/V are achieved. The power supply rejection ratios without any filtering capacitor at 100 Hz and 10 MHz are larger than -74 and -59 dB, respectively. The occupied chip area is 0.08 mm<sup>2</sup>.

### I. INTRODUCTION

THE widespread use of battery-operated systems, the relatively slow progress of battery performance/cost ratio and the need to minimize simple maintenance procedures, such as battery replacement, are pushing the design of very low voltage and low power systems, both digital and analog. Here we focus on a ubiquitous component of such systems, the voltage reference generator, which in turn has to be "power-scaled", in order to be able to operate with a very small fraction of the total power budget.

Many solutions exist in literature to generate a reference voltage. A typical approach consists in using a bandgap reference, which can be implemented in any standard CMOS technology exploiting the parasitic vertical BJTs [1, 2]. Other voltage references exploit the principle of threshold voltage difference, which can be based on a selective channel implant [3, 4], flat-band voltage difference obtained by different gate materials [5] and work function difference obtained by different gate dopings [6]. Such solutions can not be implemented in a standard CMOS technology because they require additional fabrication steps.

An additional type of voltage reference, implemented with a standard CMOS technology, is based on weighted gate-source voltage difference between an NMOS and a PMOS transistor [7, 8].

In this paper we present a voltage reference, which can be implemented in any standard CMOS technology, based on the weighted gate-source voltage difference between two NMOS transistors. Such solution leads to a perfect cancellation of the effect of the temperature dependence of carrier mobility.

In Sections II-V the circuit implementation is discussed in detail. In Section VI the experimental results are shown.

### II. CIRCUIT DESCRIPTION

The proposed voltage reference generator is shown in Fig. 1. It consists of a circuit that generates a current  $I_0$  almost independent of the supply voltage  $V_{DD}$ ; such current is then amplified and injected into an active load to generate the reference voltage. A low temperature drift voltage reference is obtained by compensating the temperature dependence of the generated current with the temperature dependence of the NMOS threshold voltage. The particular configuration used allows us to suppress the effect of the temperature dependence of mobility. The proposed voltage reference was implemented in AMS 0.35 µm CMOS IC technology.

### A. Current Generator Circuit

In the current generator circuit a current mirror imposes equal currents in the two branches of the circuit. In order to reduce the channel modulation effect that causes a mismatch between the currents in the two branches, the channel lengths of the two transistors  $M_5$  and  $M_6$  are chosen large enough. Transistors  $M_1$  and  $M_2$  are biased in the subthreshold region, while transistors  $M_3$  and  $M_4$  work in the saturation region. Such behavior is achieved through careful biasing: the gate-source voltage of  $M_3$  ( $M_4$ ) must be larger than the gate-source voltage of  $M_1$  ( $M_2$ ). As a consequence, since the four transistors have the same drain current, the *W/L* ratio of  $M_1$  ( $M_2$ ) has to be larger than that of  $M_3$  ( $M_4$ ). The I-V characteristics of a MOS transistor that operates in the saturation and in the subthreshold region can be approximated by (1) and (2), respectively,

$$I_{D} = \frac{\mu C_{ax}}{2} \frac{W}{L} \left( V_{GS} - V_{th} \right)^{2} = \frac{k}{2} \left( V_{GS} - V_{th} \right)^{2}, \qquad (1)$$

$$I_{D} = \mu V_{T}^{2} \frac{W}{L} \exp\left(\frac{V_{GS} - V_{ih}}{mV_{T}}\right) \left[1 - \exp\left(-\frac{V_{DS}}{V_{T}}\right)\right], \quad (2)$$

where  $\mu$  is the carrier mobility in the channel,  $V_T$  is the thermal voltage,  $V_{th}$  is the threshold voltage, W and L are the channel width and length, respectively. Assuming that the currents in the two branches of the current circuit generator are equal, the current  $I_0$ , in Fig. 1, becomes

$$I_{0} = \frac{m^{2} V_{T}^{2} k_{4}}{2} \left( \frac{N}{N-1} \right)^{2} \ln^{2} \left( \frac{W_{2} / L_{2}}{W_{1} / L_{1}} \right),$$
(3)

where  $N = \sqrt{k_3 / k_4}$ . The proposed configuration of the current generator allows us not to use a resistance to generate the



current  $I_0$ , as it usually happens in such kind of circuits [8, 9]. This is particularly important if the current to be generated has to be very small, to drastically reduce the power consumption of the voltage reference circuit. In such case a large resistance would be required causing a large area occupation on the chip. Furthermore, as will be clearer later, the use of M<sub>3</sub> and M<sub>4</sub> allows us to fully suppress the effect of the temperature dependence of mobility, leading to excellent temperature compensation. Moreover, since the two transistors M<sub>1</sub> and M<sub>2</sub> operate in the subthreshold region, the effect of channel length modulation is negligible provided that their drain-source voltages are much larger than the thermal voltage, as evident from (2). On the other hand, the channel length modulation effect of M<sub>3</sub> and M<sub>4</sub> is negligible since they are long-channel devices, and since their drain-source voltages have very small variations, when the supply voltage is varied, because they are equal to their gate-source voltages, which, for small variation of the current  $I_0$ , are almost constant. Almost all the variation of the supply voltage drops 1) on the drain-source voltage of  $M_2$ , without causing large variations of the current  $I_0$ , since it works in the subthreshold region, 2) on the drain-source voltage of M<sub>5</sub>. In the latter case, in order to drastically reduce the channel length modulation effect, the channel length of M<sub>5</sub> has to be quite large.

Since the reference voltage generator has two stable states, corresponding to the current given by (3) and to zero current, a start-up circuit is used to ensure that the former stable state is achieved. Such a circuit compares the current  $I_0$  with a much smaller known current. If  $I_0$  is zero, it provides a start-up current to change the stable state.

### B. Active Load

The active load used to generate a reference voltage with a

low temperature drift consists of two NMOS transistors biased by a current obtained by mirroring the current  $I_0$  and amplifying it by a factor *M*. Both transistors M<sub>7</sub> and M<sub>8</sub> operate in the saturation region. The output voltage reference has the expression shown below,

$$V_{REF} = \left(1 + \frac{R_1}{R_2}\right) V_{GS8} - V_{GS7} \,. \tag{4}$$

As will be clearer later, in order to ensure the correct temperature compensation, it is necessary that most of the bias current  $MI_0$  flows through the transistor  $M_7$  and  $M_8$  rather than through the resistances  $R_1$  and  $R_2$ . As a consequence, once we fix the maximum resistance values acceptable for a reasonable area occupation on the chip, we determine the minimum value of the bias current that ensures the correct operation of the voltage reference generator, from the condition

$$MI_{0} \gg \frac{V_{DS8} + V_{GS7}}{R_{1} + R_{2}}.$$
 (5)

Equation (5) limits the minimum power consumption of the voltage reference generator. The resistances will be implemented by using high resistive poly to minimize the area occupation on the chip.

### III. SUPPLY VOLTAGE DYNAMIC

The minimum supply voltage is imposed by the current generator circuit. In particular, we have to ensure that the transistor  $M_2$  has a drain-source voltage of at least 100 mV so that the effect of the drain-source voltage in (2) and then the channel length modulation of  $M_2$  can be neglected. Consequently, the following expression has to be satisfied,

$$V_{DD} > |V_{GS6}| + V_{DS2MIN} + V_{GS4}.$$
 (6)

Then the supply voltage must be larger then 1.5 V in the AMS 0.35  $\mu$ m CMOS process. The maximum supply voltage is imposed by the maximum drain-source voltage allowed for MOS transistors, as shown below,

$$V_{DD} < |V_{DS5MAX}| + V_{GS1} + V_{GS3}.$$
 (7)

Since in the AMS 0.35  $\mu$ m CMOS process the maximum value for the drain-source voltage of a MOS transistor is 3.3 V, the maximum value of the supply voltage is about 4.3 V.

### IV. TEMPERATURE COMPENSATION

As a first approximation we can consider that the threshold voltage of an NMOS transistor decreases linearly with the temperature, as shown below,

$$V_{ih}(T) = V_{ih}(T_0) - K_{i1}(T - T_0), \qquad (8)$$

where  $K_{t1}$  is a BSIM3v3 coefficient that models the temperature dependence of the threshold voltage. In the case of the AMS 0.35 µm CMOS IC technology, such parameter is 0.33 mV/°C for an NMOS transistor and 0.45 mV/°C for a PMOS transistor. Let us define *h* as,



Fig. 2: Die Photograph (core).

$$h = Mm^{2} \frac{W_{4}}{L_{4}} \left(\frac{N}{N-1}\right) \ln^{2} \frac{W_{2}/L_{2}}{W_{1}/L_{1}}.$$
 (9)

From (3), (4) and (9), and assuming that (5) is fulfilled, we can derive the following expression for the reference voltage,

$$V_{REF} = \left(1 + \frac{R_1}{R_2}\right) \left(V_{th} + \sqrt{\frac{h}{W_8 / L_8}} V_T\right) - V_{th} - \sqrt{\frac{h}{W_7 / L_7}} V_T.(10)$$

Differentiating (10) with respect to the temperature and taking into account (8), one obtains

$$\frac{\partial V_{REF}}{\partial T} = \left(1 + \frac{R_1}{R_2}\right) \left(-K_{r_1} + \sqrt{\frac{h}{W_8} / L_8} \frac{k_B}{q}\right) + K_{r_1} - \sqrt{\frac{h}{W_7} / L_7} \frac{k_B}{q}, \qquad (11)$$

where  $k_B$  is the Boltzmann constant and q is the electron charge. Equating (11) to zero, we obtain

$$\frac{R_{1}}{R_{2}} = \frac{\sqrt{h} \frac{k_{B}}{q} \left( \frac{1}{\sqrt{W_{8}/L_{8}}} - \frac{1}{\sqrt{W_{7}/L_{7}}} \right)}{K_{11} - \sqrt{h} \frac{k_{B}}{q} \frac{1}{\sqrt{W_{8}/L_{8}}}}.$$
 (12)

Therefore, if (12) is satisfied, we obtain that the temperature coefficient (11) is zero for any temperature. It is clear that this is true within the approximation done in (8) and the simplified transistor characteristics expressions (1) and (2). Since the temperature dependence of the threshold voltage is not perfectly linear, a temperature dependent error will appear at the output of the reference voltage generator as we move away from the reference temperature at which the coefficient  $K_{tl}$  was computed.

Once the two transistors  $M_7$  and  $M_8$  are dimensioned for the minimum value of the bias current, given by (5), from (12) we can derive the ratio between the two resistance values, in order to achieve the best temperature compensation.

If we take into consideration an error in the resistor ratio  $R_1/R_2$ , from (11) it is clear that when the resistor ratio increases (decreases) with respect to its nominal value the temperature coefficient becomes positive (negative). Anyway, since in our design the value of the resistor ratio is much smaller than unity, an error on the resistance ratio is drastically



Fig. 3: Experiments: a) Output Voltage vs. Supply voltage at room temperature, b) PSRR at room temperature and for a supply voltage of 2 V.

reduced by summing it to 1 in (10). This allows us not to use trimming procedures.

### V. LINE SENSITIVITY

Because of the channel modulation effect, when the supply voltage varies, the bias current  $I_0$  varies as well, causing the variation of the output reference voltage. By calculating  $V_{GS7}$  and  $V_{GS8}$  from (1) and substituting them in (4), we can derive the following expression for the output voltage,

$$V_{REF} = \left(1 + \frac{R_1}{R_2}\right) V_{th8} - V_{th7} + \sqrt{MI_0} \left[ \left(1 + \frac{R_1}{R_2}\right) \sqrt{\frac{2}{k_8}} - \sqrt{\frac{2}{k_7}} \right]. (13)$$

As shown in (13), only one term of the output reference voltage weakly depends on the bias current (via a square root). Furthermore, such term has a very small weight in (13), due to the fact that a variation of the bias current varies the gate-source voltages of  $M_7$  and  $M_8$  in the same direction, even if by a different amount; and, as can be better seen in (4),  $V_{REF}$  is obtained from the weighted difference of such two voltages, further suppressing the dependence on  $I_0$  of the reference voltage.

### VI. EXPERIMENTAL RESULTS

The proposed voltage reference has been realized with a standard 0.35  $\mu$ m CMOS process from AMS. The die photograph is shown in Fig. 2. Measurements show that the proposed voltage reference generates a mean reference voltage of about 168 mV with a variation of ±2.3 mV at room temperature when the supply voltage varies from 1.5 V to 4.3 V, as shown in Fig. 3a. Fig. 4 shows the output voltage dependence on temperature for different values of the supply voltage. The measured temperature coefficient at  $V_{DD}=2$  V and  $V_{DD}=3$  V is 25 ppm/°C and increases to 37 and 39 ppm/°C at  $V_{DD}=4.3$  V and  $V_{DD}=1.5$  V, respectively, corresponding to the maximum and minimum allowed supply voltage is 2.4  $\mu$ A and at the minimum supply voltage is 1.5  $\mu$ A. At room temperature,



Fig. 4: Measured output voltage vs. temperature for 4 values of the supply voltage.

instead, the current drawn at the maximum supply voltage is 2.1  $\mu$ A and at the minimum supply voltage is 1.2  $\mu$ A. The power supply rejection ratio, without any filtering capacitor, is -65 dB at 100 Hz and -57 dB at 10 MHz, for the smallest supply voltage. At larger supply voltage the power supply rejection ratio increases to -74 dB at 100 Hz and to -59 dB at 10 MHz, as shown in Fig. 3b. The occupied chip area is 0.08 mm<sup>2</sup>.

### VII. COMPARISON WITH THE STATE OF THE ART

A comparison with other voltage reference reported in literature is summarized in Table I. In such comparison only the solutions that can be implemented in a standard CMOS process are taken into consideration excluding the solutions that require technologies with low threshold voltage, native NMOS transistor, DTMOST or BiCMOS processes. From Table 1 it is possible to note that the proposed voltage reference has the smallest power consumption and the highest PSRR with a very good performance in terms of temperature coefficient. The occupied chip area and the line sensitivity are comparable to other solutions presented in literature.

### VIII. CONCLUSION

A 25 ppm/°C voltage reference with a supply current of only 1.2  $\mu$ A, at 1.5 V, has been presented. The proposed voltage reference has been implemented with a standard 0.35  $\mu$ m CMOS process. The design conditions and possible optimizations have been studied in detail. Particular attention has been put at minimizing the power consumption, achieving at the same time very good PSRR and temperature compensation, without any trimming procedure, thanks to the suppression of the effects of mobility temperature dependence. The occupied chip area and the line sensitivity are comparable with other solution already reported in literature.

| TABLE I: COMPARISON WITH VOLTAGE REFERENCE GENERATORS |  |  |  |  |  |
|-------------------------------------------------------|--|--|--|--|--|
| AVAILABLE IN THE LITERATURE                           |  |  |  |  |  |

|                  | This          | Leung et             | Leung et        | Banba  |
|------------------|---------------|----------------------|-----------------|--------|
|                  | work          | al. [8]              | al. [2]         | [9]    |
| Technology       | 0.35 μm       | 0.6 μm               | 0.6 μm          | 0.4 μm |
|                  | CMOS          | CMOS                 | CMOS            | CMOS   |
| Supply           | 1.5 to 4.3    | 1.4 to 3             | 0.98 to 1.5     | 2.2 to |
| Voltage          |               |                      |                 | 4.4    |
| (V)              |               |                      |                 |        |
| Supply           | 1.5@1.5V      | <9.7                 | <18             | >2.2   |
| Current          | 2.4@4.3V      |                      |                 |        |
| (µA)             |               |                      |                 |        |
| V <sub>ref</sub> | 168 mV        | 309.3mV              | 603 mV          | 515 mV |
| TC               | 25            | 36.9                 | 15 ppm/°C       | 117    |
|                  | ppm/°C        | ppm/°C               |                 | ppm/°C |
| Line             | 1.6           | 0.26                 | 4.4 mV/V        | 1.1    |
| Sensitivity      | mV/V          | mV/V                 |                 | mV/V   |
| PSRR             | $V_{DD}=1.5V$ | V <sub>DD</sub> =1.4 | $V_{DD} = 0.98$ | N.A.   |
| @100 Hz          | -65 dB        | -47 dB               | -44 dB          |        |
| @10 MHz          | -57 dB        | -20 dB               | -17 dB          |        |
| Chip Area        | 0.08          | 0.055                | 0.24            | 0.1    |
| $(mm^2)$         |               |                      |                 |        |

### ACKNOWLEDGMENTS

This work has been supported by Fondazione Cassa di Risparmio di Pisa. The authors wish to acknowledge fruitful discussions with Dr. P. Andreani, Technical University of Denmark.

### REFERENCES

- B.S. Song, P.R. Gray, "A precision curvature-compensated CMOS bandgap reference," *IEEE Journal of Solid State Circuits*, vol. DC-18, pp. 634-643, December 1983.
- [2] K.N. Leung, P.K.T. Mok, "A sub-1 V 15 ppm/°C CMOS Bandgap Voltage Reference without requiring Low Threshold Voltage Device," *IEEE Journal of Solid State Circuits*, vol. 37, pp. 526-530, April 2002.
- [3] R.A. Blauschild, P.A. Tucci, R.S. Muller, R.G. Meyer, "A new NMOS Temperature Stable Voltage Reference," *IEEE Journal of Solid State Circuits*, vol. SC-13, pp. 767-774, December 1978.
- [4] H. Tanaka, Y. Nakagome, J. Etoh, E. Yamasaki, M. Aoki, K. Miyazawa, "Sub-1 μA Dynamic Reference Voltage Generator for battery-operated DRAMs," *IEEE Journal of Solid State Circuits*, vol. 29, pp. 448-453, April 1994.
- [5] M.C. Tobey, D.J. Gialiani, P.B. Askin, "Flat-Band Voltage Reference", U.S. Patent 3 975 648, August 1976.
- [6] H.J. Oguey, B. Gerber, "MOS Voltage Reference based on polysilicon gate work function difference," *IEEE Journal of Solid State Circuit*, vol. SC-15, pp. 264-269, June 1980.
- [7] K.N. Leung, P.K.T. Mok, K.C. Kwok, "CMOS Voltage Reference," US Patent 6 441 680, August 2002.
- [8] K.N. Leung, P.K.T. Mok, "A CMOS Voltage Reference Based on Weighted ΔV<sub>GS</sub> for CMOS Low-Dropout Linear Regulators," *IEEE Journal of Solid State Circuits*, vol. 38, pp. 146-150, January 2003.
- [9] H. Banba et al., "A CMOS Bandgap Reference Circuit with Sub-1V Operation," *IEEE Journal of Solid State Circuits*, vol. 34, pp. 670-674, May 1999.